A formable wiring structure, an interposer with the formable wiring structure,
a multichip module including the interposer and in particular a microprocessor
and L2, L3 cache memory mounted on the interposer. The formable wiring structure
includes wiring layers separated by dielectric layers. Attachment locations for
attaching to module substrates, printed circuit cards or for mounting chips (microprocessor
and cache) are provided on at least one interposer surface. The microprocessor
is centrally located opposite a module attach location and the cache chips are
on portions that are bent away from the module attach location to reduce and minimize
module real estate required.