An integrally packaged integrated circuit device including an integrated circuit
die including a crystalline substrate having first and second generally planar
surfaces and edge surfaces and an active surface formed on the first generally
planar surface, at least one chip scale packaging layer formed over the active
surface and at least one electrical contact formed over the at least one chip scale
packaging layer, the at least one electrical contact being connected to circuitry
on the active surface by at least one pad formed on the first generally planar surface.