An existing trace array on a chip is used to store the locations of bit failures
from the automatic self-testing of an SRAM array. If a system is having problems,
a technician can trigger the automatic test and then scan the trace array, thereby
locating a large number of errors on the SRAM array very quickly.