An interconnect substrate including a first substrate on which a first interconnect
pattern is formed, having a mounting region for an electronic chip; and a second
substrate on which a second interconnect pattern electrically connected to the
first interconnect pattern is formed. The second substrate includes a region to
which at least a part of the first substrate is adhered, and a mounting region
for an electronic chip.