The memory device of the invention outputs the read data in a time starting from
the rising edge of the external clock that is shorter than that of other known
devices, because the output buffer has an array of master-slave pairs of flip-flops
synchronized by respective timing signals derived from the internal clock signal.
The array receives data from the state machine through the second internal bus
and provides the data to be output to the output stage of the buffer enabled by
the state machine. A logic circuit generates timing signals for the master-slave
flip-flops, respectively as logic NAND and logic AND of the internal clock signal
and of an enabling signal of the output stage of the buffer generated by the state
machine. Moreover, the memory device includes a circuit, synchronized by the internal
clock signal, that introduces a delay of the enabling signal of the output stage
of the buffer equivalent to a period of the internal clock signal.