Structures and methods for memory devices are provided which operate with lower control gate voltages than conventional floating gate transistors, and which do not increase the costs or complexity of the device fabrication process. The novel memory cell includes a source region and a drain region separated by a channel region in a horizontal substrate. A first vertical gate is separated from a first portion of the channel region by a first oxide thickness. A second vertical gate is separated from a second portion of the channel region by a second oxide thickness. The total capacitance of these memory devices is about the same as that for comparable source and drain spacings. However, the floating gate capacitance (CFG) is much smaller than the control gate capacitance (CCG) such that the majority of any voltage applied to the control gate will appear across the floating gate thin tunnel oxide.

 
Web www.patentalert.com

< Evaluation circuit for a current sensor using the compensation principle, in particular for measuring direct and alternating currents, and a method for operating such a current sensor

< Object oriented framework for scanner/workstation configuration

> Electronically biased strip loaded waveguide

> Secondary coil circuit for use with a multi-section protected superconductive magnet coil circuit

~ 00234