Some embodiments for a method to fill interlayer vias with a suitable metal in a ferroelectric polymer memory die to reduce the step height and improve the thermal and electrical properties of the via. The method uses an electroless plating method to fill the vias, which is compatible with the ferroelectric polymer memory die processing temperature limits. The resulting process produces via fill metal plugs in the ferroelectric memory die, which allows for the deposition of a thin metal layer over the vias, while at the same time improving the electrical and thermal properties of the vias. Other embodiments are described and claimed herein.

 
Web www.patentalert.com

< Dual panel type organic electroluminescent display device and manufacturing method for the same

< Display device

> Vertical organic transistor

> Organic light emitting diode with improved light emission through the cathode

~ 00242