An A/D converter has at least one converter stage which, respectively, has
a sample and hold circuit for sampling an analog input signal. The
converter stage also includes a comparator unit that compares the analog
input signal with a reference value in order to produce a digital output
value from the converter stage, a digital/analog converter for converting
the digital output value into an analog signal, a subtractor for
subtracting the analog signal from the sampled input signal, a signal
amplifier for amplifying the output signal which is output by the
subtractor with a particularl singal gain factor for the next converter
stage, and a weighting unit for multiplying the digital output value by a
multiplier for addition to further weighted output values from converter
stages to produce the digital output value from the A/D converter.