A non-volatile-memory-transistor based lookup table for an FPGA includes a n:1 multiplexer. A non-volatile memory transistor is coupled to each of the n inputs of the multiplexer. The multiplexer has x address inputs wherein 2.sup.x=n as is known in the art. The output of the multiplexer is coupled to V.sub.CC through a pullup transistor. The gate of the pullup transistor is coupled to the output of an address transition detector circuit that has inputs coupled to the address inputs of the multiplexer. A sense amplifier is coupled to the output of the multiplexer.

 
Web www.patentalert.com

< Nanoclustered magnetic materials for high moment write pole applications

< Precision optical intracellular near field imaging/spectroscopy technology

> Multilayered structures comprising magnetic nano-oxide layers for current perpendicular to plane GMR heads

> Photonic crystals

~ 00299