A method (200) fabricating a semiconductor device is disclosed. A poly
oxide layer is formed over gate electrodes (210) on a semiconductor body
and active regions defined within the semiconductor body in PMOS and NMOS
regions. A nitride containing cap oxide layer is formed over the grown
poly oxide layer (212). Offset spacers are formed adjacent to sidewalls
of the gate electrodes (216). Extension regions are then formed (214)
within the PMOS region and the NMOS region. Sidewall spacers are formed
(218) adjacent to the sidewalls of the gate. electrodes. An n-type dopant
is implanted into the NMOS region to form source/drain regions and a
p-type dopant is implanted with an overdose amount into the PMOS region
to form the source/drain regions within the PMOS region (220). A poly cap
layer is formed over the device (222) and an anneal or other thermal
process is performed (224) that causes the p-type dopant to diffuse into
the nitride containing cap oxide layer and obtain a selected dopant
profile having sufficient lateral abruptness.