A method of fabricating a biaxial tensile strained layer for NMOS
fabrication and a uniaxial compressive strained layer for PMOS
fabrication on a single wafer for use in CMOS ICs, includes preparing a
silicon substrate for CMOS fabrication; depositing, patterning and
etching a first and second insulating layers; removing a portion of the
second insulating layer from a PMOS active area; depositing a layer of
epitaxial silicon on the PMOS active area; removing a portion of the
second insulating layer from an NMOS active area; growing an epitaxial
silicon layer and growing an epitaxial SiGe layer on the NMOS active
area; implanting H.sub.2.sup.+ ions; annealing the wafer to relax the
SiGe layer; removing the remaining second insulating layer from the
wafer; growing a layer of silicon; finishing a gate module; depositing a
layer of SiO.sub.2 to cover the NMOS wafer; etching silicon in the PMOS
active area; selectively growing a SiGe layer on the PMOS active area;
wherein the silicon layer in the NMOS active area is under biaxial
tensile strain, and the silicon layer in the PMOS active area is uniaxial
compressive strained; and completing the CMOS device.