A computer system that employs Peripheral Component Interconnect Express
(PCIe) links includes devices that generate a PCIe packet having a header
portion that is smaller than the header portion for a conventional PCI
packet. The devices may be an endpoint device, such as a graphics
processor, and a chipset, such as a root-complex. The reduced size header
improves the bus throughput efficiency of the computer system and reduces
power requirements for the computer system.