An apparatus, method and system for performing a race analysis on an
integrated circuit design which includes incorporating effects of on-chip
transistor gate length (Lgate) and resistance variations into the race
analysis and modeling on circuit performance while taking into account
intra-chip transistor Lgate spatial variability.