System and method for integrated circuit manufacturing. A preferred
embodiment comprises transmitting a first set of data to integrated
circuits (ICs) while they are in an on-wafer state and having each IC
store the first set of data into memory, transmitting a second set of
data to the ICs and having the ICs compare the second set of data with
the first set of data stored in the memory, reading out the results of
the comparisons, and marking an IC as being defective if the comparison
indicates that that the first set of data did not match the second set of
data. Each IC features an antenna formed in the scribe line region
adjacent to the IC so that communications can take place while the IC
remains on the wafer without the need to use electrical probes.