Integrated circuit device comprising a conductive layer and a
poly-crystalline silicon layer, wherein the integrated circuit device
further comprises an intermediate counter-stress layer. This intermediate
counter-stress layer is arranged between the poly-crystalline silicon
layer and the conductive layer, and enables stress-reduced
crystallization of the poly-crystalline silicon layer. Further, the
intermediate counter-stress layer is amorphous at and below a
poly-silicon crystallization temperature.