In one arrangement, a semiconductor memory device can include a sense
amplifier circuit (300) having drive high transistors (P30/P31), drive
low transistors (N31/N32) and equalization transistors (N33-N35). Such
transistors can have a body bias (VbiasN, VbiasP) that varies according
to the operation conditions of the semiconductor memory device. Such
variations can include any of: manufacturing process variations,
operating temperature, or operating voltage.