A memory includes a storage element (OUM) made of a phase-change material
for storing a logic value and an access element (OTS) switching from a
higher resistance condition to a lower resistance condition in response
to a selection of the memory cell, the access element in the higher
resistance condition decoupling the storage element from a read circuit
and in the lower resistance condition coupling the storage element to the
read circuit. The read circuit includes a sense amplifier to determine
the logic value stored in the memory cell according to an electrical
quantity associated with the memory cell. The read circuit further
includes a detector that detects the switching of the access element by
comparison to a delayed waveform or sensing a change in the column rate
of change, and a circuit to enable the sense amplifier in response to the
detection of the switching of the access element.