A semiconductor device with a metal oxide semiconductor (MOS) type
transistor structure, which is used for, e.g. a static random access
memory (SRAM) type memory cell, includes a part that is vulnerable to
soft errors. In the semiconductor device with the MOS type transistor
structure, an additional load capacitance is formed at the part that is
vulnerable to soft errors.