A NAND type non-volatile memory device and a method for forming the same.
Well bias lines are disposed substantially parallel to other wiring lines
at equal intervals. Active regions that are electrically connected to the
well bias line are disposed substantially parallel to other active
regions at the same equal intervals. As a result, continuity and
repeatability in patterns may be maintained and pattern defects may be
minimized or prevented.