The invention provides a semiconductor chip comprising an interconnecting
structure over said passivation layer. The interconnecting structure
comprises a first contact pad connected to a second contact pad exposed
by an opening in a passivation layer. A metal bump is on the first
contact pad and over multiple semiconductor devices, wherein the metal
bump has more than 50 percent by weight of gold and has a height of
between 8 and 50 microns.