A technique capable of reducing threshold voltage and reducing
high-temperature heat treatment after forming a gate electrode is
provided. An n-type MIS transistor or a p-type MIS transistor is formed
on an active region isolated by an element isolation region of a
semiconductor substrate. In the n-type MIS transistor, a gate electrode
is formed through a gate insulating film, and the gate electrode is
composed of a hafnium silicide film. On the other hand, in the p-type MIS
transistor, a gate electrode is formed through a gate insulating film,
and the gate electrode is composed of a platinum silicide film. Also, the
gate electrodes are formed after the activation annealing (heat
treatment) for activating impurities implanted into a source region and a
drain region.