The present invention provides a method for reducing analog PLL
(Phase-lock loop) jitter in video ADC application. The HSync/CSync is
replaced with a faked HSync signal to be inputted to PLL during vertical
blank period. Therefore the analog PLL will only see the faked HSync
signal of fixed period as a line-lock trigger signal, while no COAST
signal is required. Also, the faked HSync is fine-tuned to match with the
external HSync/CSync leading edge to minimize PLL jitter.