An integrated circuit memory device, system and method embodiments decode
interleaved row and column request packets transferred on an interconnect
at a first clock frequency. Separate row decode logic and column decode
logic, clocked at a relatively slower second clock frequency, output
independent column and row control internal signals to a memory core in
response to memory commands in the request packets. An integrated circuit
memory device includes an interface having separate row and column decode
logic circuits for providing independent sets of row and control signals.
A row decode logic circuit includes a first row decode logic circuit that
provides a first row control signal, such as a row address, and a second
row decode logic circuit that provides a second row control signal. A
column decode logic circuit includes a first column decode logic circuit
that provides a first column control signal, such as a column address and
a second column logic circuit that provides a second column control
signal.