Provided is a parallel data path architecture for high energy efficiency.
In this architecture, a plurality of parallel process units and a
plurality of function units of the process units are controlled by
instructions and processed in parallel to improve performance. Also,
since only necessary process units and function units are enabled, power
dissipation is reduced to enhance energy efficiency. Further, by use of a
simple instruction format, hardware can be programmed as the parallel
data path architecture for high energy efficiency, which satisfies both
excellent performance and low power dissipation, thus elevating hardware
flexibility.