A scan sequenced initialization technique supplies a predefined power-on
state to a device or module without using explicit reset input to the
registers. This technique supplies a predefined pattern to parallel scan
chains following power-on reset. The predefined pattern places the device
or module in a architecturally specified reset state. The parallel scan
chains are required for structural manufacturing test. Once the power-on
reset scanning is complete, the power-on reset sequencer indicates
completion of state initialization to other circuits.