An extendible timing architecture for an integrated circuit is disclosed.
The extendible timing architecture provides metal programmable components
for use with different operational clock frequencies. In some embodiments
the architecture utilizes master/slave DLLs with a double data rate
memory circuit.