A layout for devices under test formed on a semiconductor wafer for use in
wafer testing includes a first array of devices under test and a first
pad set formed adjacent to the first array. The first pad set includes a
gate force pad, a source pad, and a drain pad. Each of the devices under
test in the first array is connected to the gate pad of the first pad
set. Each of the devices under test in the first array is connected to
the source pad of the first pad set. Each of the devices under test in
the first array is connected to the drain pad of the first pad set.