A reconfigurable module in a programmable logic device ("PLD"), such as a
field-programmable gate array ("FPGA"), is reset after reconfiguration by
an internal reset signal. The internal reset signal allows other modules
in the PLD to remain active while the reconfigurable module is
reconfigured and reset. The internal reset signal is generated by a reset
manager circuit that optionally resides within the reconfigurable module.