An integrally packaged integrated circuit device including an integrated
circuit die including a crystalline substrate having first and second
generally planar surfaces and edge surfaces and semiconductor circuitry
formed over the first generally planar surface, at least one chip scale
packaging layer formed over the semiconductor circuitry and the first
generally planar surface, an insulation layer formed over the second
generally planar surface and the edge surfaces and at least one
electrical conductor formed directly on the insulation layer overlying
the second generally planar surface, the at least one electrical
conductor being connected to the circuitry by at least one pad formed
directly on the first generally planar surface.