A memory cell (110) has a plurality of floating gates (120L, 120R). The
channel region (170) comprises a plurality of sub-regions (220L, 220R)
adjacent to the respective floating gates, and a connection region (210)
between the floating gates. The connection region has the same
conductivity type as the source/drain regions (160) to increase the
channel conductivity. Therefore, the floating gates can be brought closer
together even though the inter-gate dielectric (144) becomes thick
between the floating gates, weakening the control gate's (104) electrical
field in the channel.