A harmonic detector including a pattern detector circuit responsive to a
clock signal and a data signal configured to detect a target bit pattern
from said data signal, and a time-out circuit responsive to said pattern
detector circuit configured to detect the absence of said target bit
pattern during a predetermined time-out parameter for indicating when
said clock signal exceeds said data signal by a factor of two or more.