Embodiments of the present invention may provide for independent setting
of jitter tolerance and jitter transfer levels, and reduced jitter
generation of a data transmission device, such as a clock and data
recovery (CDR) circuit or the like. An architecture may provide for
reconfigurability of a circuit for use in various applications. The
architecture may include a multi-loop structure, such as a tri-loop
structure.