A memory controller determines a load level based on the number of
connected memory devices informed by a switch or the like. If it is
determined that the load level is high, the memory controller increases
the number of cycles for issuing command/address signals, and if it is
determined that the load level is low, the memory controller reduces the
number of issuing cycles.