A technique to increase transfer rate of command and address signals via a
given number of command and address pins in each of one or more
integrated circuit memory devices during a clock cycle of a clock signal.
In one example embodiment, the command and address signals are sent on
both rising and falling edges of a clock cycle of a clock signal to
increase the transfer rate and essentially reduce the number of required
command and address pins in each integrated circuit memory device.