Disclosed is a circuit in which for conducting the scan path test, test
clock terminals are provided in a number smaller than that of user clock
domains, and a test clock control circuits on respective test clock lines
to control whether the pulses of the test clock are propagated or
blocked.