A high tensile stress capping layer on Cu interconnects in order to reduce
Cu transport and atomic voiding at the Cu/dielectric interface. The high
tensile dielectric film is formed by depositing multiple layers of a thin
dielectric material, each layer being under approximately 50 angstroms in
thickness. Each dielectric layer is plasma treated prior to depositing
each succeeding dielectric layer such that the dielectric cap has an
internal tensile stress.