A method allows two substantially asynchronous system components of a logic emulation system to exchange data packets with reference to a clock signal of predetermined frequency. In one example, each bit is transmitted across the system components over two or more cycles of the clock signal. The reference clock signal can be distributed to the two system components from a common clock signal generator, or can be generated locally independently.

 
Web www.patentalert.com

< Two-wire field-mounted process device

< On demand adaptive control system

> Systems and methods for predicting fields in a data packet

> System and method for providing multi-initiator capability to an ATA drive

~ 00218