An integrated memory has address inputs for applying a row address or a column address and a latency value, and an instruction decoder with a signal input. The instruction decoder uses a signal applied to the signal input to determine whether the address applied to the address inputs is the row address or the column address. If a column address is applied, an evaluation unit which is connected downstream of the instruction decoder and has evaluation inputs which are connected to the address inputs, is used to apply a latency signal corresponding to the latency value to an output of the evaluation unit.

 
Web www.patentalert.com

< Data backup method and system

< Optical disc, method of writing to an optical disc, and method of reading from an optical disc

> Method and system for data block sparing in a solid-state storage device

> Method and apparatus for alleviating register window size constraints

~ 00245