A method for engineering stress in the channels of MOS transistors of
different conductivity using highly stressed nitride films in combination
with selective semiconductor-on-insulator (SOI) device architecture is
described. A method of using compressive and tensile nitride films in the
shallow trench isolation (STI) process is described. High values of
stress are achieved when the method is applied to a selective SOI
architecture.