The present invention provides for a method for a load address dependency
mechanism in a high frequency, low power processor. A load instruction
corresponding to a memory address is received. At least one unexecuted
preceding instruction corresponding to the memory address is identified.
The load instruction is stored in a miss queue. And the load instruction
is tagged as a local miss.