An LDO regulator (10) produces an output voltage (Vout) by applying the
output voltage to a feedback input (6) of a differential input stage
(10A) and applying an output (3) of the differential input stage to a
gate of a first follower transistor (MP4) having a source coupled to an
input (8) of a class AB output stage (10C) which generates the output
voltage. Demanded load current is supplied by the output voltage during a
dip in its value to a gate of a second follower transistor (MP5) having a
gate coupled to the output of the input stage to decrease current in a
current mirror (MN5,6) having an output coupled to a current source (I1)
and a gate of an amplifying transistor (MN7). This causes the current
source to rapidly turn on the amplifying transistor to cause it to
rapidly turn on a cascode transistor (MN3), causing it to turn on a pass
transistor (MP3) of the output stage.