Methods, systems, and apparatuses for electronic devices having improved
gate structures are described. An electronic device includes at least one
nanowire. A gate contact is positioned along at least a portion of a
length of the at least one nanowire. A dielectric material layer is
between the gate contact and the at least one nanowire. A source contact
and a drain contact are in contact with the at least one nanowire. At
least a portion of the source contact and/or the drain contact overlaps
with the gate contact along the nanowire the length. In another aspect,
an electronic device includes a nanowire having a semiconductor core
surrounded by an insulating shell layer. A ring shaped first gate region
surrounds the nanowire along a portion of the length of the nanowire. A
second gate region is positioned along the length of the nanowire between
the nanowire and the substrate. A source contact and a drain contact are
coupled to the semiconductor core of the nanowire at respective exposed
portions of the semiconductor core.