A fin-channel recess-gate MISFET has a fin channel including a first
portion configured by a portion of a silicon substrate and a second
portion configured by a pair of silicon layers selectively grown on the
silicon substrate. The first portion is disposed below the recess of the
recess gate and above an isolation film of a STI structure formed on the
silicon substrate. The second portion is disposed above the recess of the
recess gate.