A memory device includes two dies. A first memory is fabricated on one
die. A controller of the first memory is fabricated on the other die.
Also fabricated on the other die is another component, such as a second
memory, that communicates with a host system using a plurality of signals
different from the signals used by the first memory. The device includes
a single interface for communicating with the host system using only the
respective signals of the second component. In a most preferred
embodiment, the first memory is a NAND flash memory and the second memory
is a SDRAM.